



## PURE SOUND

Building a Straight Wire to the Soul of Music

# EVAL4 USER'S GUIDE





| 1   | Introduction                                      | 2  |
|-----|---------------------------------------------------|----|
|     | 1.1 Usage and Purpose                             | 2  |
|     | 1.1.1 Setup and operation                         | 2  |
|     | 1.1.2 Power Testing                               | 2  |
| 2   | EVAL4 Overview                                    | 3  |
| 3   | Interface, 1ET9040BA Amplifier Module             | 4  |
|     | 3.1 Main Connector, J1                            |    |
|     | 3.2 Power connector, J3                           | 5  |
|     | 3.3 Speaker Output Connector, J2                  |    |
| 4   | Interface, FE04 Input Module                      | 6  |
|     | 4.1 Main Connector, J1                            |    |
|     | 4.2 Aux connector 1, J5                           | 7  |
|     | 4.3 Analog input XLR connector, J3                |    |
|     | 4.4 Gain/Bypass jumpers, J15 & J16, J26           |    |
|     | 4.5 Standby switch, J7.                           |    |
|     | 4.6 Status LED's                                  | 9  |
|     | 4.7 I2C Connector, J8                             | 9  |
| 5   | Power Supplies                                    | 10 |
|     | 5.1 Linear Regulators                             |    |
| 6   |                                                   |    |
|     | 6.1 Mode Configuration                            |    |
|     | 6.2 HW Mode                                       | 11 |
|     | 6.3 SW Mode                                       | 11 |
| 7   | Mechanical Specifications & System Considerations | 12 |
|     | 7.1 EVAL4 Dimensions                              |    |
|     | 7.2 Thermal Requirements                          |    |
|     | 7.3 Mechanical Requirements                       |    |
|     | 7.4 Compliance Testing                            |    |
| 8   | ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' '             |    |
|     |                                                   |    |
| F   | igure 1 EVAL 4 Overview                           | 3  |
| F   | igure 2 1ET9040 Amplifier Module                  | 4  |
|     | igure 3 FE04 Input Module                         |    |
|     | igure 4 Preamp schematic                          |    |
|     | igure 5 Power Supplies                            |    |
|     | igure 6 1ET9040BA Dimensions                      |    |
|     | igure 6 FE04 Dimensions                           |    |
|     |                                                   |    |
| Т:  | able 1 Main Connector, J1                         | 5  |
|     | able 2 Power connector, J3                        |    |
|     | able 3 Speaker Output Connector, J2               |    |
|     | able 4 Main Connector, J1                         |    |
|     | able 5 Aux connector, J5                          |    |
|     | able 6 Analog input XLR connector, J3             |    |
|     | able 7 Gain/Bypass jumpers, J15, J16 & J26        |    |
|     | able 7 Gain/Bypass jumpers, 015, 016 & 026        |    |
| 1.1 | 4510 0 041111 Dypaso jampor 0, 010, 010 & 020     |    |



| Table 9 Status LED's                 | 9  |
|--------------------------------------|----|
| Table 10 I2C Connector, J8           |    |
| Table 11 Recommended Supply Voltages | 10 |
| Table 12 Revision History            |    |

#### 1 Introduction

This document describes the operation, function, and usage of the EVAL4 evaluation kit ("EVM") consisting of one 1ET9040BA amplifier module, one FE04 front-end module and a cable kit.

#### 1.1 Usage and Purpose

The EVM is provided for engineering evaluation and laboratory test purposes only. Great care should be taken when handling the EVM, especially when connected to power supplies and loads. Observe the voltage and power ratings and apply suitable precautions to protect the operator from electrical hazards.

Also note that the EVM is provided as an unshielded PCB assembly and should be protected from ESD as well as mechanical stress.

#### 1.1.1 Setup and operation

- 1. Connect the 1ET9040BA module with the Front-End Board (FE04) using the ribbon cable supplied.
- 2. Place EVM on a flat surface; note that the amplifier base plate is connected to GND and should be attached to an external heatsink, e.g., a larger aluminum plate, for extended high power testing.
- 3. Connect external laboratory supplies (or other suitable PSU's) to FE04 and 1ET9040BA (refer to section 5)
- 4. Connect audio input and speaker (or other suitable load/test equipment)
- 5. Enable operation by pulling nENABLE signal to GND, by shorting J7 pin1-2 or J5 pin 6-1 on FE04 A green LED will light up when all supply voltages are within operational range.
- 6. It is recommended to disable operation (set nENABLE signal high) and turn off all power supplies when module is not in use.

#### 1.1.2 Power Testing

The amplifier module is protected from overheat via a thermal protection system that monitors the temperature of the aluminium base plate and the output inductors. The aluminium plate provides limited cooling, likely adequate for full-power music as well as for typical test sweeps etc., However, for continuous high power delivery additional cooling is required.



## 2 EVAL4 Overview



Figure 1 EVAL4 Overview



## 3 Interface, 1ET9040BA Amplifier Module



Figure 2 1ET9040 Amplifier Module

#### 3.1 Main Connector, J1



| Pin | Signal   | Rating | 1/0 | Description                                                      |  |
|-----|----------|--------|-----|------------------------------------------------------------------|--|
| 1   | GND      |        | -   | Common ground for all circuits                                   |  |
| 2   | +5D      |        | Р   | External Voltage supply logic-level circuits                     |  |
| 3   | READY    |        | 0   | Amplifier "Ready" – "all good for operation" when high           |  |
| 4   | /ENABLE  |        |     | Amplifier Enable (HW Mode) – pull low to enable Amp              |  |
| 5   | ICL      |        | 0   | Output Current clipping                                          |  |
| 6   | VCL      |        | 0   | Output Voltage clipping                                          |  |
| 7   | ADDR     |        |     | Mode/I2C Address Selection; set by one 1% resistor               |  |
| 8   | GPI0/INT |        | 1/0 | GPIO. Can be set up for error interrupt or logic input (SW mode) |  |
| 9   | SDA      |        | 1/0 | I2C Data (SW Mode)                                               |  |
| 10  | SCL      |        | 1/0 | I2C clock(SW Mode)                                               |  |
| 11  | /FATAL   |        | 0   | Amplifier "error/fail" – signal goes low on error                |  |
| 12  | +5A      |        | Р   | External Voltage supply analog low-voltage circuits              |  |
| 13  | GND      |        | -   | Common ground for all circuits                                   |  |
| 14  | GND      |        | -   | Common ground for all circuits                                   |  |
| 15  | IN+      |        |     | Analog Input, positive                                           |  |



| 16 | IN-  |                                  | I Analog Input, negative |  |
|----|------|----------------------------------|--------------------------|--|
| 17 | GND  | - Common ground for all circuits |                          |  |
| 18 | GND  | - Common ground for all circuits |                          |  |
| 19 | +Vop | P OPAMPs, positive rail          |                          |  |
| 20 | -Vop | Р                                | OPAMPs, negative rail    |  |

Table 1 Main Connector, J1

Connector type equivalent: Molex 70246-2004

Mating cable part: Standard 20pole, 2-row 2.54mm pitch female connector.

#### 3.2 Power connector, J3



| Pin | Signal | Rating | 1/0 | Description                            |  |
|-----|--------|--------|-----|----------------------------------------|--|
| 1   | VDR    |        | Р   | P Gate Drive Supply, referenced to -VP |  |
| 2   | +VP    |        | Р   | Power Stage Supply, positive rail      |  |
| 3,6 | GND    |        | Р   | Ground                                 |  |
| 4,5 | -VP    |        | Р   | Power Stage Supply, negative rail      |  |

Table 2 Power connector, J3

Connector type equivalent: JST: B06P-VL

Mating cable part: JST: VLP-06V

#### 3.3 Speaker Output Connector, J2



| Ī | Pin  | Signal | Rating | 1/0 | I/O Description          |  |
|---|------|--------|--------|-----|--------------------------|--|
|   | 1, 3 | OUTH   |        | Р   | Speaker Output, positive |  |
|   | 2, 4 | OUTC   |        | Р   | Speaker Output, negative |  |

Table 3 Speaker Output Connector, J2

Connector type: JST B04P-VL Mating cable part: JST VLP-04V



## 4 Interface, FE04 Input Module



Figure 3 FE04 Input Module

#### 4.1 Main Connector, J1

Same pinning as J1 on 1ET9040BA

| Pin | Signal   | Rating | 1/0 | Description                                                      |  |
|-----|----------|--------|-----|------------------------------------------------------------------|--|
| 1   | GND      |        | -   | Common ground for all circuits                                   |  |
| 2   | +5D      |        | Р   | External Voltage supply logic-level circuits                     |  |
| 3   | READY    |        | 0   | Amplifier "Ready" – "all good for operation" when high           |  |
| 4   | /ENABLE  |        | -   | Amplifier Enable (HW Mode) – pull low to enable Amp              |  |
| 5   | ICL      |        | 0   | Output Current clipping                                          |  |
| 6   | VCL      |        | 0   | Output Voltage clipping                                          |  |
| 7   | ADDR     |        | 1   | Mode/I2C Address Selection; set by one 1% resistor               |  |
| 8   | GPI0/INT |        | 1/0 | GPIO. Can be set up for error interrupt or logic input (SW mode) |  |
| 9   | SDA      |        | 1/0 | I2C Data(SW Mode)                                                |  |
| 10  | SCL      |        | 1/0 | I2C clock (SW Mode)                                              |  |
| 11  | /FATAL   |        | 0   | Amplifier "error/fail" – signal goes low on error                |  |
| 12  | +5A      |        | Р   | External Voltage supply analog low-voltage circuits              |  |
| 13  | GND      |        | -   | Common ground for all circuits                                   |  |
| 14  | GND      |        | -   | Common ground for all circuits                                   |  |
| 15  | IN+      |        | - 1 | Analog Input, positive                                           |  |
| 16  | IN-      |        |     | Analog Input, negative                                           |  |
| 17  | GND      |        | -   | Common ground for all circuits                                   |  |
| 18  | GND      |        | -   | Common ground for all circuits                                   |  |
| 19  | +Vop     |        | Р   | OPAMPs, positive rail                                            |  |
| 20  | -Vop     |        | Р   | OPAMPs, negative rail                                            |  |

Table 4 Main Connector, J1

Connector type equivalent: Molex 70246-2004

Mating cable part: Standard 20pole, 2-row 2.54mm pitch female connector.



#### 4.2 Aux connector 1, J5



| Pin | Signal  | Rating | 1/0 | Description                                                                                                            |  |
|-----|---------|--------|-----|------------------------------------------------------------------------------------------------------------------------|--|
| 1   | PSUDIS  |        | 0   | PSU off control signal (SW Mode), or                                                                                   |  |
|     | /AMPON  |        | - 1 | Amplifier Disable (HW Mode) – pull low to enable Amp                                                                   |  |
| 2   | READY   |        | 0   | O Amplifier Ready – "all good for operation" when high                                                                 |  |
| 3   | /FATAL  |        | 0   | Amplifier "error/fail" – signal goes low on error                                                                      |  |
| 4   | Vstb    |        | Р   | P Standby input to board 5V regulator, requires R147 mounted. For use when 1ET9040BA Microcontroller should be powered |  |
| 5   | +VUNREG |        | Р   | Voltage regulator input, positive rail                                                                                 |  |
| 6   | GND     |        | Р   | Ground                                                                                                                 |  |
| 7   | -VUNREG |        | Р   | Voltage regulator input, negative rail                                                                                 |  |

Table 5 Aux connector, J5

Connector type: JST: B7B-EH-A(LF)(SN)

Matching cable part: JST: EHR-7

#### 4.3 Analog input XLR connector, J3



| Pin | Signal | Rating | 1/0 | Description            |  |
|-----|--------|--------|-----|------------------------|--|
| 1   | GND    |        | -   | Ground                 |  |
| 2   | IN+    |        |     | Analog input, positive |  |
| 3   | IN-    |        | _   | Analog input, negative |  |

Table 6 Analog input XLR connector, J3

Connector type: Neutrik NC3FAH2

Mating Cable part: Standard 3-pin XLR male connector.

If a single ended input is need then connect GND and IN- to the negative analog input. When using the FE04 gain stage the single ended input is converted to a fully balanced signal and then fed to the 1ET9040BA module. The connection of the GND and IN- is best done at the source end.



sales@purifi-audio.com PURIFI Information (1.10) May 2024



#### 4.4 Gain/Bypass jumpers, J15 & J16, J26





FE04 includes a pre-gain stage with selectable  $\sim$ 5.6dB to  $\sim$ 13.3dB gain. The pre-gain stage can be bypassed by location of two sets of jumpers (2.54mm pitch), enabling a total gain for EVAL4 between  $\sim$ 14.4dB (preamp bypass) to  $\sim$ 27.7dB to be selected:

| J15, J16 | Jxx Description      | J26        | J26 Description  | EVAL4 total gain |
|----------|----------------------|------------|------------------|------------------|
| 0000     | Pre-gain<br>bypassed | 1          | -                | 14.4dB           |
| 0 01     | ~5.6dB pre-gain      | ~20.0dB    |                  |                  |
| 0000     | Pre-gain             | 0 0<br>0 0 | ~8.8dB pre-gain  | ~23.2dB          |
|          | Enabled              | 00         | ~11.6dB pre-gain | ~26.0dB          |
|          |                      | 0 0        | ~13.3dB pre-gain | ~27.7dB          |

Table 7 Gain/Bypass jumpers, J15, J16 & J26

The pre-gain stage is made with a dual OPA1656 configured as Balanced/single-ended to balanced gain stage as shown below:



Figure 4 Preamp Schematic.

The gain stage can be enabled/by-passed with the help of pin headed J15/J16 and jumpers as shown in Table 7.



#### 4.5 Standby switch, J7



| Pin | Signal | Rating | 1/0 | Description                                            |  |
|-----|--------|--------|-----|--------------------------------------------------------|--|
| 1   | PSUDIS |        | 0   | PSU off control signal (SW Mode), or                   |  |
|     | /AMPON |        | - 1 | I Amplifier Disable (HW Mode) – pull low to enable Amp |  |
| 2   | GND    |        | Р   | P Ground                                               |  |
| 3   | /FATAL |        | -   | - Amplifier "error/fail" – signal goes low on error    |  |
| 4   | READY  |        | 0   | Amplifier Ready – "all good for operation" when high   |  |

Table 8 Gain/Bypass jumpers, J15, J16 & J26

Connector type equivalent: Sullins PREC004SAAN-RC

Mating cable part: Standard 4pole, 1-row 2.54mm pitch female connector

An external switch to enable/disable amplifier operation, and status LED can be connected to J7.

For testing the EVAL4, a jumper can be mounted to connect pin 1 and pin 2 (default)

#### 4.6 Status LED's

|                          | LED   | Signal   | Description                                |
|--------------------------|-------|----------|--------------------------------------------|
| Rdy D28 R151             | Green | READY    | Amplifier Ready – "all good for operation" |
| ▼ D18 R150<br>■ D17 R146 | RED   | VCL      | Voltage Clip Signal                        |
| © D29 R175               | RED   | ICL      | Current Clip Signal                        |
| R145                     | RED   | GPI0/INT | Interrupt signal                           |

Table 9 Status LED's

#### 4.7 I2C Connector, J8



| Pin   | Signal | Rating | 1/0 | Description   |
|-------|--------|--------|-----|---------------|
| 1     | SCL    |        | 1/0 | I2C Clock     |
| 2, 10 | GND    |        | Р   | GND           |
| 3     | SDA    |        | 1/0 | I2C Data      |
| 4-9   | NC     |        | -   | Not connected |

Table 10 I2C Connector, J8

Not mounted pr default, 10pin 2.54mm double row footprint.



## 5 Power Supplies

Refer to below figure showing required power supplies and how to connect these to FE04:



Figure 5 Power Supplies

All supply levels should be crosschecked with the Recommended Operation Conditions as specified in the respective amplifier module data sheet.

Recommended supply voltages for EVAL4(please also refer to the 1ET9040BA Data Sheet):

|                               | Parameter                                       | Min   | Тур | Max   | Unit |  |  |  |  |
|-------------------------------|-------------------------------------------------|-------|-----|-------|------|--|--|--|--|
| Power Supplies Power Supplies |                                                 |       |     |       |      |  |  |  |  |
| +VP                           | Power Stage, positive rail voltage              | 30    | 45  | 50    | V    |  |  |  |  |
| -VP                           | Power Stage, negative rail voltage              | -50   | -45 | -30   | V    |  |  |  |  |
| VDR                           | Gate Drive, voltage (must be referenced to -VP) | 14.25 | 15  | 15.75 | V    |  |  |  |  |
| +VUNREG                       | OPAMPs, positive rail voltage                   | 16.5  | 18  | 25    | V    |  |  |  |  |
| -VUNREG                       | OPAMPs, negative rail voltage                   | -25   | -18 | -16.5 | V    |  |  |  |  |

Table 11 Recommended Supply Voltages

#### 5.1 Linear Regulators

FE04 includes two voltage regulators for the OPAMP's negative and positive supply voltages (+VOP and -VOP) and a 5V regulator for the logic and analog low voltage circuits (+5D & +5A).

sales@purifi-audio.com PURIFI Information (1.10) May 2024



## 6 Operating Modes & Status Reporting

#### 6.1 Mode Configuration

The EVAL4 can be used with either HW or SW control:

- 1. HW Mode: all control and status via pins (HW interface)
- 2. SW Mode: enables control and status via I2C interface
  The address selector resistor, R145, is populated with 27kohm setting the address to 0x58. See datasheet for the other address options.

#### 6.2 HW Mode

The amplifier module is controlled via the /AMPON control signal. /AMPON is available on connectors J5 and J7 and can be controlled via external source.

Amplifier status is signaled via READY, ICL, VCL, GPIO/INT and /FATAL:

READY signal is connected to a green LED on FE04, and is pinned out on connector J5 & J7 ICL, VCL and GPI/INT are connected to RED LEDs on FE04 /FATAL signal is connected to a RED LED and pinned out on connectors J5 & J7.

#### 6.3 SW Mode

SW Mode enables controlled on/off and reading status registers via I2C. Setup of the GPIO pin function is also available in SW mode The I2C register map can be found in the amplifier data sheet.

12C is accessed via SCL, SDA on connector J8.

The I2C address can be programmed via the value of resistor R145 on FE04. Refer to the **Mode Selection ADDR** table in the amplifier data sheet for information on resistor value vs. I2C address.

sales@purifi-audio.com PURIFI Information (1.10) May 2024



## 7 Mechanical Specifications & System Considerations

#### 7.1 EVAL4 Dimensions



Figure 6 1ET9040BA Dimensions.



Figure 7 FE04 Dimensions.

#### 7.2 Thermal Requirements

While 1ET9040BA has very low idle losses and high overall efficiency, adequate cooling is essential for sustained power delivery. Careful consideration must be given to designing the thermal system to achieve desired output power specifications.

It is recommended to mount the module on a heatsink, e.g., an adequately designed aluminum chassis.

sales@purifi-audio.com PURIFI Information (1.10) May 2024



#### 7.3 Mechanical Requirements

Related to mechanical robustness of the end application, it is the reasonability of the system integrator to specify process, materials, locations, etc. for e.g., gluing of critical components which may be required and to prove/document short- and long-term performance and reliability. The system integrator must ensure integrity of mounting method and materials used related to fixation of the module. It is recommended to thoroughly test the final product for robustness against, e.g., shock and vibration.

#### 7.4 Compliance Testing

1ET9040BA is designed with considerations for compliance of the end application. However, it is the responsibility of the system integrator to ensure any form of design-for-compliance and associated testing/certification which may be required.

sales@purifi-audio.com PURIFI Information (1.10) May 2024



## 8 Revision History

| Rev    | Date    | Description                       | ID  |
|--------|---------|-----------------------------------|-----|
| (1.00) | 2024-03 | Initial Revision                  | KNM |
| (1.10) | 2024-05 | Corrected pinning on J15/16 & J26 | KNM |
|        |         |                                   |     |
|        |         |                                   |     |
|        |         |                                   |     |

Table 12 Revision History



#### 1 EVM Use Restrictions and Warnings:

1.1 EVMS ARE NOT FOR USE IN FUNCTIONAL SAFETY AND/OR SAFETY CRITICAL EVALUATIONS, INCLUDING BUT NOT LIMITED TO EVALUATIONS OF LIFE SUPPORT APPLICATIONS. 1.2 User must read and apply the user guide and other available documentation provided by PURIFI ApS regarding the EVM prior to handling or using the EVM. 1.3 Safety-Related Warnings and Restrictions: 1.3.1 User shall operate the EVM within PURIFI ApS's recommended specifications and environmental considerations stated in the specification or other available documentation provided by PURIFI APS, and any other applicable requirements and employ reasonable and customary safeguards. Exceeding the specified performance ratings and specifications (including but not limited to input and output voltage, current, power, and environmental ranges) for the EVM may cause personal injury or death, or property damage. Any loads applied outside of the specified output range may also result in unintended and/or inaccurate operation and/or possible permanent damage to the EVM and/or interface electronics. Please consult the EVM documentation prior to connecting any load to the EVM output. During normal operation, even with the inputs and outputs are kept within the specified allowable ranges, some circuit components may have elevated case temperatures. When working with the EVM, please be aware that the EVM may become very warm. If there is uncertainty as to the ratings and specifications, please contact PURIFI ApS prior to connecting interface electronics including input power and intended loads. 1.3.2 EVMs are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems. User assumes all responsibility and liability for proper and safe handling and use of the EVM by User or its employees, affiliates, contractors or designees. User assumes all responsibility and liability to ensure that any interfaces (electronic and/or mechanical) between the EVM and any human body are designed with suitable isolation and means to safely limit accessible leakage currents to minimize the risk of electrical shock hazard. User assumes all responsibility and liability for any improper or unsafe handling or use of the EVM by User or its employees, affiliates, contractors or designees. 1.4 User assumes all responsibility and liability to determine whether the EVM is subject to any applicable international, federal, state, or local laws and regulations related to User's handling and use of the EVM and, if applicable, User assumes all responsibility and liability for compliance in all respects with such laws and regulations. User assumes all responsibility and liability for proper disposal and recycling of the EVM consistent with all applicable international, federal, state, and local requirements.

2. Accuracy of Information: To the extent PURIFI ApS provides information on function of EVMs, PURIFI ApS attempts to be as accurate as possible. However, PURIFI ApS does not warrant the accuracy of EVM descriptions or other information on its websites as accurate, complete, reliable, current, or error-free.

3. Disclaimers: 3.1 EXCEPT AS SET FORTH ABOVE, EVMS AND ANY WRITTEN EVM MATERIALS PROVIDED WITH THE EVM (AND THE DESIGN OF THE EVM ITSELF) ARE PROVIDED "AS IS". PURIFI APS DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, REGARDING TO E.G. BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. 3.2 EXCEPT FOR THE LIMITED RIGHT TO USE THE EVM SET FORTH HEREIN, NOTHING IN THESE TERMS AND CONDITIONS SHALL BE CONSTRUED AS GRANTING OR CONFERRING ANY RIGHTS BY LICENSE, PATENT, OR ANY OTHER INDUSTRIAL OR INTELLECTUAL PROPERTY RIGHT OF PURIFI APS, ITS SUPPLIERS/LICENSORS OR ANY OTHER THIRD PARTY, TO USE THE EVM IN ANY FINISHED END-USER OR READY-TO-USE FINAL PRODUCT, OR FOR ANY INVENTION, DISCOVERY OR IMPROVEMENT MADE, CONCEIVED OR ACQUIRED PRIOR TO OR AFTER DELIVERY OF THE EVM.

4. USER'S INDEMNITY OBLIGATIONS AND REPRESENTATIONS. USER WILL DEFEND, INDEMNIFY AND HOLD PURIFI APS, ITS LICENSORS AND THEIR REPRESENTATIVES HARMLESS FROM AND AGAINST ANY AND ALL CLAIMS, DAMAGES, LOSSES, EXPENSES, COSTS AND LIABILITIES (COLLECTIVELY, "CLAIMS") ARISING OUT OF OR IN CONNECTION WITH ANY HANDLING OR USE OF THE EVM THAT IS NOT IN ACCORDANCE WITH THESE TERMS AND CONDITIONS. THIS OBLIGATION SHALL APPLY WHETHER CLAIMS ARISE UNDER STATUTE, REGULATION, OR LAW OF TORT, CONTRACT OR ANY OTHER LAW, AND EVEN IF THE EVM FAILS TO PERFORM AS DESCRIBED OR EXPECTED.

5. Limitations on Damages and Liability: 5.1 General Limitations. IN NO EVENT SHALL PURIFI APS BE LIABLE FOR ANY SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL, OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THESE TERMS AND CONDITIONS OR THE USE OF THE EVMS PROVIDED HEREUNDER, REGARDLESS OF WHETHER PURIFI APS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. EXCLUDED DAMAGES INCLUDE, BUT ARE NOT LIMITED TO, COST OF REMOVAL OR REINSTALLATION, ANCILLARY COSTS TO THE PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES, RETESTING, OUTSIDE COMPUTER TIME, LABOR COSTS, LOSS OF GOODWILL, LOSS OF PROFITS, LOSS OF SAVINGS, LOSS OF USE, LOSS OF DATA, OR BUSINESS INTERRUPTION. NO CLAIM, SUIT OR ACTION SHALL BE BROUGHT AGAINST PURIFI APS MORE THAN ONE YEAR AFTER THE RELATED INCIDENCE HAS OCCURRED.

5.2 SPECIFIC LIMITATIONS. IN NO EVENT SHALL PURIFI APS'S AGGREGATE LIABILITY FROM ANY WARRANTY OR OTHER OBLIGATION ARISING OUT OF OR IN CONNECTION WITH THESE TERMS AND CONDITIONS, OR ANY USE OF ANY PURIFI APS EVM PROVIDED HEREUNDER, EXCEED THE TOTAL AMOUNT PAID TO PURIFI APS FOR THE PARTICULAR UNITS SOLD UNDER THESE TERMS AND CONDITIONS WITH RESPECT TO WHICH LOSSES OR DAMAGES ARE CLAIMED. THE EXISTENCE OF MORE THAN ONE CLAIM AGAINST THE PARTICULAR UNITS SOLD TO USER UNDER THESE TERMS AND CONDITIONS SHALL NOT ENLARGE OR EXTEND THIS LIMIT.

6. Governing Law: These terms and conditions shall be governed by and interpreted in accordance with the laws of Denmark, excluding Denmark's conflict-of-law rules, leading to the use of other law than the laws of Denmark. User agrees that non-exclusive jurisdiction for any dispute arising out of or relating to these terms and conditions lies within the courts of Denmark and consents to venue in Copenhagen, Denmark. Notwithstanding the foregoing, any judgment may be enforced in Danish court, and PURIFI ApS may seek injunctive relief in Denmark or foreign countries.